Untitled diff

Created Diff never expires
1 removal
327 lines
1 addition
327 lines
/*
/*
* Intel ACPI Component Architecture
* Intel ACPI Component Architecture
* AML Disassembler version 20140210-00 [Feb 10 2014]
* AML Disassembler version 20140210-00 [Feb 10 2014]
* Copyright (c) 2000 - 2014 Intel Corporation
* Copyright (c) 2000 - 2014 Intel Corporation
*
*
* Original Table Header:
* Original Table Header:
* Signature "SSDT"
* Signature "SSDT"
* Length 0x0000036A (874)
* Length 0x0000036A (874)
* Revision 0x01
* Revision 0x01
* Checksum 0x00
* Checksum 0x00
* OEM ID "APPLE "
* OEM ID "APPLE "
* OEM Table ID "CpuPm"
* OEM Table ID "CpuPm"
* OEM Revision 0x00015600 (87552)
* OEM Revision 0x00015600 (87552)
* Compiler ID "INTL"
* Compiler ID "INTL"
* Compiler Version 0x20140210 (538182160)
* Compiler Version 0x20140210 (538182160)
*/
*/


DefinitionBlock ("ssdt.aml", "SSDT", 1, "APPLE ", "CpuPm", 0x00015600)
DefinitionBlock ("ssdt.aml", "SSDT", 1, "APPLE ", "CpuPm", 0x00015600)
{
{
External (\_PR_.CPU0, DeviceObj)
External (\_PR_.CPU0, DeviceObj)
External (\_PR_.CPU1, DeviceObj)
External (\_PR_.CPU1, DeviceObj)
External (\_PR_.CPU2, DeviceObj)
External (\_PR_.CPU2, DeviceObj)
External (\_PR_.CPU3, DeviceObj)
External (\_PR_.CPU3, DeviceObj)
External (\_PR_.CPU4, DeviceObj)
External (\_PR_.CPU4, DeviceObj)
External (\_PR_.CPU5, DeviceObj)
External (\_PR_.CPU5, DeviceObj)
External (\_PR_.CPU6, DeviceObj)
External (\_PR_.CPU6, DeviceObj)
External (\_PR_.CPU7, DeviceObj)
External (\_PR_.CPU7, DeviceObj)


Scope (\_PR_.CPU0)
Scope (\_PR_.CPU0)
{
{
Method (_INI, 0, NotSerialized)
Method (_INI, 0, NotSerialized)
{
{
Store ("ssdtPRGen version....: 15.6 / Mac OS X 10.10.5 (14F27)", Debug)
Store ("ssdtPRGen version....: 15.6 / Mac OS X 10.10.5 (14F27)", Debug)
Store ("target processor.....: i7-4790", Debug)
Store ("target processor.....: i7-4790", Debug)
Store ("running processor....: Intel(R) Core(TM) i7-4790 CPU @ 3.60GHz", Debug)
Store ("running processor....: Intel(R) Core(TM) i7-4790 CPU @ 3.60GHz", Debug)
Store ("baseFrequency........: 800", Debug)
Store ("baseFrequency........: 800", Debug)
Store ("frequency............: 3600", Debug)
Store ("frequency............: 3600", Debug)
Store ("busFrequency.........: 100", Debug)
Store ("busFrequency.........: 100", Debug)
Store ("logicalCPUs..........: 8", Debug)
Store ("logicalCPUs..........: 8", Debug)
Store ("maximum TDP..........: 84", Debug)
Store ("maximum TDP..........: 84", Debug)
Store ("packageLength........: 33", Debug)
Store ("packageLength........: 33", Debug)
Store ("turboStates..........: 4", Debug)
Store ("turboStates..........: 4", Debug)
Store ("maxTurboFrequency....: 4000", Debug)
Store ("maxTurboFrequency....: 4000", Debug)
Store ("machdep.xcpm.mode....: 1", Debug)
Store ("machdep.xcpm.mode....: 0", Debug)
}
}


Name (APLF, Zero)
Name (APLF, Zero)
Name (APSN, 0x04)
Name (APSN, 0x04)
Name (APSS, Package (0x21)
Name (APSS, Package (0x21)
{
{
/* High Frequency Modes (turbo) */
/* High Frequency Modes (turbo) */
Package (0x06) { 0x0FA0, 0x014820, 0x0A, 0x0A, 0x2800, 0x2800 },
Package (0x06) { 0x0FA0, 0x014820, 0x0A, 0x0A, 0x2800, 0x2800 },
Package (0x06) { 0x0F3C, 0x014820, 0x0A, 0x0A, 0x2700, 0x2700 },
Package (0x06) { 0x0F3C, 0x014820, 0x0A, 0x0A, 0x2700, 0x2700 },
Package (0x06) { 0x0ED8, 0x014820, 0x0A, 0x0A, 0x2600, 0x2600 },
Package (0x06) { 0x0ED8, 0x014820, 0x0A, 0x0A, 0x2600, 0x2600 },
Package (0x06) { 0x0E74, 0x014820, 0x0A, 0x0A, 0x2500, 0x2500 },
Package (0x06) { 0x0E74, 0x014820, 0x0A, 0x0A, 0x2500, 0x2500 },
/* High Frequency Modes (non-turbo) */
/* High Frequency Modes (non-turbo) */
Package (0x06) { 0x0E10, 0x014820, 0x0A, 0x0A, 0x2400, 0x2400 },
Package (0x06) { 0x0E10, 0x014820, 0x0A, 0x0A, 0x2400, 0x2400 },
Package (0x06) { 0x0DAC, 0x013B65, 0x0A, 0x0A, 0x2300, 0x2300 },
Package (0x06) { 0x0DAC, 0x013B65, 0x0A, 0x0A, 0x2300, 0x2300 },
Package (0x06) { 0x0D48, 0x012EE4, 0x0A, 0x0A, 0x2200, 0x2200 },
Package (0x06) { 0x0D48, 0x012EE4, 0x0A, 0x0A, 0x2200, 0x2200 },
Package (0x06) { 0x0CE4, 0x01229D, 0x0A, 0x0A, 0x2100, 0x2100 },
Package (0x06) { 0x0CE4, 0x01229D, 0x0A, 0x0A, 0x2100, 0x2100 },
Package (0x06) { 0x0C80, 0x01168F, 0x0A, 0x0A, 0x2000, 0x2000 },
Package (0x06) { 0x0C80, 0x01168F, 0x0A, 0x0A, 0x2000, 0x2000 },
Package (0x06) { 0x0C1C, 0x010AB9, 0x0A, 0x0A, 0x1F00, 0x1F00 },
Package (0x06) { 0x0C1C, 0x010AB9, 0x0A, 0x0A, 0x1F00, 0x1F00 },
Package (0x06) { 0x0BB8, 0x00FF1C, 0x0A, 0x0A, 0x1E00, 0x1E00 },
Package (0x06) { 0x0BB8, 0x00FF1C, 0x0A, 0x0A, 0x1E00, 0x1E00 },
Package (0x06) { 0x0B54, 0x00F3B6, 0x0A, 0x0A, 0x1D00, 0x1D00 },
Package (0x06) { 0x0B54, 0x00F3B6, 0x0A, 0x0A, 0x1D00, 0x1D00 },
Package (0x06) { 0x0AF0, 0x00E888, 0x0A, 0x0A, 0x1C00, 0x1C00 },
Package (0x06) { 0x0AF0, 0x00E888, 0x0A, 0x0A, 0x1C00, 0x1C00 },
Package (0x06) { 0x0A8C, 0x00DD91, 0x0A, 0x0A, 0x1B00, 0x1B00 },
Package (0x06) { 0x0A8C, 0x00DD91, 0x0A, 0x0A, 0x1B00, 0x1B00 },
Package (0x06) { 0x0A28, 0x00D2D0, 0x0A, 0x0A, 0x1A00, 0x1A00 },
Package (0x06) { 0x0A28, 0x00D2D0, 0x0A, 0x0A, 0x1A00, 0x1A00 },
Package (0x06) { 0x09C4, 0x00C845, 0x0A, 0x0A, 0x1900, 0x1900 },
Package (0x06) { 0x09C4, 0x00C845, 0x0A, 0x0A, 0x1900, 0x1900 },
Package (0x06) { 0x0960, 0x00BDEF, 0x0A, 0x0A, 0x1800, 0x1800 },
Package (0x06) { 0x0960, 0x00BDEF, 0x0A, 0x0A, 0x1800, 0x1800 },
Package (0x06) { 0x08FC, 0x00B3CF, 0x0A, 0x0A, 0x1700, 0x1700 },
Package (0x06) { 0x08FC, 0x00B3CF, 0x0A, 0x0A, 0x1700, 0x1700 },
Package (0x06) { 0x0898, 0x00A9E3, 0x0A, 0x0A, 0x1600, 0x1600 },
Package (0x06) { 0x0898, 0x00A9E3, 0x0A, 0x0A, 0x1600, 0x1600 },
Package (0x06) { 0x0834, 0x00A02B, 0x0A, 0x0A, 0x1500, 0x1500 },
Package (0x06) { 0x0834, 0x00A02B, 0x0A, 0x0A, 0x1500, 0x1500 },
Package (0x06) { 0x07D0, 0x0096A7, 0x0A, 0x0A, 0x1400, 0x1400 },
Package (0x06) { 0x07D0, 0x0096A7, 0x0A, 0x0A, 0x1400, 0x1400 },
Package (0x06) { 0x076C, 0x008D56, 0x0A, 0x0A, 0x1300, 0x1300 },
Package (0x06) { 0x076C, 0x008D56, 0x0A, 0x0A, 0x1300, 0x1300 },
Package (0x06) { 0x0708, 0x008438, 0x0A, 0x0A, 0x1200, 0x1200 },
Package (0x06) { 0x0708, 0x008438, 0x0A, 0x0A, 0x1200, 0x1200 },
Package (0x06) { 0x06A4, 0x007B4C, 0x0A, 0x0A, 0x1100, 0x1100 },
Package (0x06) { 0x06A4, 0x007B4C, 0x0A, 0x0A, 0x1100, 0x1100 },
Package (0x06) { 0x0640, 0x007292, 0x0A, 0x0A, 0x1000, 0x1000 },
Package (0x06) { 0x0640, 0x007292, 0x0A, 0x0A, 0x1000, 0x1000 },
Package (0x06) { 0x05DC, 0x006A09, 0x0A, 0x0A, 0x0F00, 0x0F00 },
Package (0x06) { 0x05DC, 0x006A09, 0x0A, 0x0A, 0x0F00, 0x0F00 },
Package (0x06) { 0x0578, 0x0061B2, 0x0A, 0x0A, 0x0E00, 0x0E00 },
Package (0x06) { 0x0578, 0x0061B2, 0x0A, 0x0A, 0x0E00, 0x0E00 },
Package (0x06) { 0x0514, 0x00598B, 0x0A, 0x0A, 0x0D00, 0x0D00 },
Package (0x06) { 0x0514, 0x00598B, 0x0A, 0x0A, 0x0D00, 0x0D00 },
Package (0x06) { 0x04B0, 0x005194, 0x0A, 0x0A, 0x0C00, 0x0C00 },
Package (0x06) { 0x04B0, 0x005194, 0x0A, 0x0A, 0x0C00, 0x0C00 },
Package (0x06) { 0x044C, 0x0049CC, 0x0A, 0x0A, 0x0B00, 0x0B00 },
Package (0x06) { 0x044C, 0x0049CC, 0x0A, 0x0A, 0x0B00, 0x0B00 },
Package (0x06) { 0x03E8, 0x004234, 0x0A, 0x0A, 0x0A00, 0x0A00 },
Package (0x06) { 0x03E8, 0x004234, 0x0A, 0x0A, 0x0A00, 0x0A00 },
Package (0x06) { 0x0384, 0x003ACA, 0x0A, 0x0A, 0x0900, 0x0900 },
Package (0x06) { 0x0384, 0x003ACA, 0x0A, 0x0A, 0x0900, 0x0900 },
/* Low Frequency Mode */
/* Low Frequency Mode */
Package (0x06) { 0x0320, 0x00338F, 0x0A, 0x0A, 0x0800, 0x0800 }
Package (0x06) { 0x0320, 0x00338F, 0x0A, 0x0A, 0x0800, 0x0800 }
})
})


Method (ACST, 0, NotSerialized)
Method (ACST, 0, NotSerialized)
{
{
Store ("Method CPU0.ACST Called", Debug)
Store ("Method CPU0.ACST Called", Debug)
Store ("CPU0 C-States : 29", Debug)
Store ("CPU0 C-States : 29", Debug)


/* Low Power Modes for CPU0 */
/* Low Power Modes for CPU0 */
Return (Package (0x06)
Return (Package (0x06)
{
{
One,
One,
0x04,
0x04,
Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000000, // Address
0x0000000000000000, // Address
0x01, // Access Size
0x01, // Access Size
)
)
},
},
One,
One,
Zero,
Zero,
0x03E8
0x03E8
},
},


Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000010, // Address
0x0000000000000010, // Address
0x03, // Access Size
0x03, // Access Size
)
)
},
},
0x03,
0x03,
0xCD,
0xCD,
0x01F4
0x01F4
},
},


Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000020, // Address
0x0000000000000020, // Address
0x03, // Access Size
0x03, // Access Size
)
)
},
},
0x06,
0x06,
0xF5,
0xF5,
0x015E
0x015E
},
},


Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000030, // Address
0x0000000000000030, // Address
0x03, // Access Size
0x03, // Access Size
)
)
},
},
0x07,
0x07,
0xF5,
0xF5,
0xC8
0xC8
}
}
})
})
}
}


Method (_DSM, 4, NotSerialized)
Method (_DSM, 4, NotSerialized)
{
{
Store ("Method CPU0._DSM Called", Debug)
Store ("Method CPU0._DSM Called", Debug)


If (LEqual (Arg2, Zero))
If (LEqual (Arg2, Zero))
{
{
Return (Buffer (One)
Return (Buffer (One)
{
{
0x03
0x03
})
})
}
}


Return (Package (0x02)
Return (Package (0x02)
{
{
"plugin-type",
"plugin-type",
One
One
})
})
}
}
}
}


Scope (\_PR_.CPU1)
Scope (\_PR_.CPU1)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU1.APSS Called", Debug)
Store ("Method _PR_.CPU1.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized)
Method (ACST, 0, NotSerialized)
{
{
Store ("Method CPU1.ACST Called", Debug)
Store ("Method CPU1.ACST Called", Debug)
Store ("CPU1 C-States : 7", Debug)
Store ("CPU1 C-States : 7", Debug)


/* Low Power Modes for CPU1 */
/* Low Power Modes for CPU1 */
Return (Package (0x05)
Return (Package (0x05)
{
{
One,
One,
0x03,
0x03,
Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000000, // Address
0x0000000000000000, // Address
0x01, // Access Size
0x01, // Access Size
)
)
},
},
One,
One,
0x03E8,
0x03E8,
0x03E8
0x03E8
},
},


Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000010, // Address
0x0000000000000010, // Address
0x03, // Access Size
0x03, // Access Size
)
)
},
},
0x02,
0x02,
0x94,
0x94,
0x01F4
0x01F4
},
},


Package (0x04)
Package (0x04)
{
{
ResourceTemplate ()
ResourceTemplate ()
{
{
Register (FFixedHW,
Register (FFixedHW,
0x01, // Bit Width
0x01, // Bit Width
0x02, // Bit Offset
0x02, // Bit Offset
0x0000000000000030, // Address
0x0000000000000030, // Address
0x03, // Access Size
0x03, // Access Size
)
)
},
},
0x03,
0x03,
0xC6,
0xC6,
0xC8
0xC8
}
}
})
})
}
}
}
}


Scope (\_PR_.CPU2)
Scope (\_PR_.CPU2)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU2.APSS Called", Debug)
Store ("Method _PR_.CPU2.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
}
}


Scope (\_PR_.CPU3)
Scope (\_PR_.CPU3)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU3.APSS Called", Debug)
Store ("Method _PR_.CPU3.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
}
}


Scope (\_PR_.CPU4)
Scope (\_PR_.CPU4)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU4.APSS Called", Debug)
Store ("Method _PR_.CPU4.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
}
}


Scope (\_PR_.CPU5)
Scope (\_PR_.CPU5)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU5.APSS Called", Debug)
Store ("Method _PR_.CPU5.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
}
}


Scope (\_PR_.CPU6)
Scope (\_PR_.CPU6)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU6.APSS Called", Debug)
Store ("Method _PR_.CPU6.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
}
}


Scope (\_PR_.CPU7)
Scope (\_PR_.CPU7)
{
{
Method (APSS, 0, NotSerialized)
Method (APSS, 0, NotSerialized)
{
{
Store ("Method _PR_.CPU7.APSS Called", Debug)
Store ("Method _PR_.CPU7.APSS Called", Debug)


Return (\_PR_.CPU0.APSS)
Return (\_PR_.CPU0.APSS)
}
}


Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
Method (ACST, 0, NotSerialized) { Return (\_PR_.CPU1.ACST ()) }
}
}
}
}